Por favor, use este identificador para citar o enlazar este ítem:
http://edoc.bseu.by:8080/handle/edoc/85030
Título : | Graph theoretic algorithm for VLSI regular structures folding |
Autor : | Cheremisinova, L. |
Palabras clave : | computational costs;graph theoretic;one-dimensional unconstrained simple;вычислительные затраты |
Fecha de publicación : | 2001 |
Editorial : | Белорусский государственный экономический университет |
Language: | Английский |
Type: | Article |
Citación : | Cheremisinova, L. Graph theoretic algorithm for VLSI regular structures folding / L. Cheremisinova // Информационные сети, системы и технологии = Information Networks, Systems and Technologies : в 3 кн. Кн.1 : Труды международной конференции ICINASTe'2001, Минск, 2-4 октября 2001 г. : на англ. яз. / Ред.: А.Н. Морозевич [и др.]. - Мн. : БГЭУ, 2001. - С. 98-102. |
Resumen : | The problem under consideration is to reduce the area of the layout of regular VLS structures by means of their folding. Some results of cutting down exhaustive computational efforts on the search for the optimal regular structures folding have been described. An efficient graph theoretic algorithm for one-dimensional unconstrained simple folding is presented. |
URI : | http://edoc.bseu.by:8080/handle/edoc/85030 |
ISBN : | 985-426-692-3 |
Aparece en las colecciones: | Информационные сети, системы и технологии = Information Networks, Systems and Technologies |
Ficheros en este ítem:
Fichero | Descripción | Tamaño | Formato | |
---|---|---|---|---|
Cheremisinova_L._.pdf | 333.14 kB | Adobe PDF | Visualizar/Abrir |
Los ítems de DSpace están protegidos por copyright, con todos los derechos reservados, a menos que se indique lo contrario.